## 9.1

## Solution:



The logic function realized can be written from the PDN as:

$$\overline{Y} = A(B + C)$$
 or equivalently:

$$Y = \overline{A(B+C)}$$

## 9.2:

## Solution:

Inspecting the PUN circuit reveal the potential for eliminating two transistors through what is

Known as path merging.
Assignment Project Exam Help



However, an alternative way to synthesize a PDN with a lower number of transistors. By using the DeMorgan's law:

$$\overline{Y} = \overline{\overline{A}BC}.\overline{A}\overline{\overline{B}C}.\overline{AB}\overline{\overline{C}} = (A + \overline{B} + \overline{C})(\overline{A} + B + \overline{C})(\overline{A} + \overline{B} + C)$$



9.3:

Solution:

$$NM_H = V_{OH} - V_{IH} = 1.5 - 1.2 = 0.3 V$$

$$NM_L = V_{IL} - V_{OL} = 1.1 - 0.3 = 0.8 V$$

b)



Slope = Voh-Vol. 125-0.3 rest Project Exam Help

Thus,

C) The voltage gain in the transition region is equal to the slope found above, thus Gain=-12